Search

Abdul Qayyum Kashmiri

from Stockton, CA
Age ~73

Abdul Kashmiri Phones & Addresses

  • 9249 White Water Ln, Stockton, CA 95219
  • Phoenix, AZ
  • Fremont, CA
  • Santa Clara, CA
  • Newark, CA
  • San Jose, CA

Languages

Arabic

Industries

Electrical/Electronic Manufacturing

Resumes

Resumes

Abdul Kashmiri Photo 1

Abdul Kashmiri

View page
Location:
42232 Woodcrest Ct, Fremont, CA 94538
Industry:
Electrical/Electronic Manufacturing
Languages:
Arabic

Publications

Us Patents

Computer System Host Adapter For Controlling Signal Levels To Peripheral Cards

View page
US Patent:
61493198, Nov 21, 2000
Filed:
Feb 14, 1995
Appl. No.:
8/388615
Inventors:
Bryan M. Richter - Fremont CA
Stephen A. Smith - Palo Alto CA
Mike Assar - Morgan Hill CA
Abdul Q. Kashmiri - Fremont CA
Jerry L. Clark - Fremont CA
Dave M. Singhal - San Jose CA
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
G06F 126
US Classification:
39575001
Abstract:
A method and apparatus for maintaining the voltage level of data signals supplied to an integrated circuit, such as a PCMCIA card, at the same level as power also provided to the integrated circuit. Circuitry for maintaining the voltages at the same level is preferably embodied within a system having a card controller integrated circuit, a power supply, and a peripheral card socket for receiving a removable PCMCIA card. The power supply is controlled by the card controller to provide power to the PCMCIA card through the card socket at a voltage level matching internal voltage requirements of the PCMCIA card. The card controller is connected directly to the PCMCIA card by a signal transmission line. Circuitry is provided for ensuring that the voltage of data signals transmitted along the data bus line to the PCMCIA card substantially match the voltage of power provided from the power supply to the PCMCIA card along a power supply line. In this manner, damage resulting from a power mismatch within the PCMCIA card is avoided.

Five Volt Tolerant Ttl/Cmos And Cmos/Cmos Voltage Conversion Circuit

View page
US Patent:
58835288, Mar 16, 1999
Filed:
Mar 20, 1997
Appl. No.:
8/822375
Inventors:
Abdul Qayyum Kashmiri - Fremont CA
Junaid Ahmed Ahmed - Milpitas CA
Han My Kim - Fremont CA
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
H03K 190948
US Classification:
326 71
Abstract:
An input circuit to a semiconductor device may selectively accept different voltage logic levels (e. g. , TTL or CMOS) as selected by a preset selection signal. The selection signal activates an N-type or P-type transistor in the input circuit which alters the threshold switching voltage of the input circuit logic. By altering the input threshold voltage, both TTL and CMOS input signals may be correctly triggered. An additional circuitry may be provided to allow a low voltage circuit (e. g. , 3. 3 Volts) to be tolerant of higher voltage inputs (e. g. , 5 Volts). An isolation transistor isolates the input of the circuit from the high voltage signal, while a pulldown transistor pulls a high logic, high voltage signal down to supply voltage level.

Method And Apparatus For Controlling A Mixed Voltage Interface In A Multivoltage System

View page
US Patent:
54402441, Aug 8, 1995
Filed:
Nov 8, 1993
Appl. No.:
8/149061
Inventors:
Bryan M. Richter - Fremont CA
Stephen A. Smith - Palo Alto CA
Mike Assar - Morgan Hill CA
Abdul Q. Kashmiri - Fremont CA
Jerry L. Clark - Fremont CA
Dave M. Singhal - San Jose CA
Assignee:
Cirrus Logic, Inc. - Fremont CA
International Classification:
H03K 190175
US Classification:
326 37
Abstract:
The design and implementation of a low power CMOS bi-directional I/O buffer that translates low voltage core logic level signals into the highest logic level signals to drive the final output stage which outputs a selectable logic level signal. The buffer further translates input signals of a variety of logic levels into low voltage core logic level signals. In either case, AC and DC power consumption is minimized in a mixed power supply environment that requires voltage translation to represent the proper binary logic levels. An multivoltage I/O buffer having multiple input-receiving NOR gates is also described. The NOR gates of the multivoltage I/O buffer having triggering levels optimized for differing core voltage levels. Also described is a host adapted system for interfacing between and removable peripheral card and a host computer. The host adaptor includes an integrated circuit employing the multivoltage bi-directional I/O buffer.
Abdul Qayyum Kashmiri from Stockton, CA, age ~73 Get Report