Search

Joseph Iadanza Phones & Addresses

  • Old Bethpage, NY
  • 305 Main St, Roslyn, NY 11576 (516) 625-1444
  • 305 Main St APT C, Roslyn, NY 11576 (516) 625-1444
  • 321 Main St APT C, Roslyn, NY 11576
  • 124 Beacon St, Brookline, MA 02146
  • 1240 Beacon St, Brookline, MA 02446
  • New Hyde Park, NY

Public records

Vehicle Records

Joseph Iadanza

View page
Address:
305 Main St APT C, Roslyn, NY 11576
Phone:
(516) 625-1444
VIN:
1J8GL58K97W642404
Make:
JEEP
Model:
LIBERTY
Year:
2007

Resumes

Resumes

Joseph Iadanza Photo 1

Joseph Iadanza

View page
Joseph Iadanza Photo 2

Joe Iadanza - Traveling Salesman (Musician)

View page
Location:
Groraum New York City und Umgebung
Industry:
Musik

Publications

Us Patents

System And Method For Ac Performance Tuning By Thereshold Voltage Shifting In Tubbed Semiconductor Technology

View page
US Patent:
6487701, Nov 26, 2002
Filed:
Nov 13, 2000
Appl. No.:
09/711744
Inventors:
Alvar A. Dean - Groton MA
Jerry D. Hayes - Milton VT
Joseph A. Iadanza - Hinesburg VT
Emory D. Keller - Jericho VT
Sebastian T. Ventrone - South Burlington VT
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G06F 1750
US Classification:
716 4, 716 5, 716 6
Abstract:
A system and method are described for separating the bulk connections for FETs on a semiconductor wafer from the supply rails, testing the wafer to determine if a shift in the threshold voltage, V , of certain devices within the wafer, as defined by the bulk-wells, can remove an AC defect in the IC circuit, and tailoring the voltage or voltages applied to the bulk nodes, post-manufacture, such that the integrated circuit meets its performance targets or is sorted to a more valuable performance level. The method requires generating a gate level netlist of the ICs circuitry and performing timing calculations on these circuit netlists using static timing analyses, functional delay simulations, circuit activity analyses, and functional performance testing. The failures are then correlated to respective IC circuits, worst case slack circuits are investigated, and proposed changes to the threshold voltages are employed in the hardware.

Dual-Loop Voltage Regulator Architecture With High Dc Accuracy And Fast Response Time

View page
US Patent:
20120153910, Jun 21, 2012
Filed:
Aug 19, 2011
Appl. No.:
13/213578
Inventors:
John F. Bulzacchelli - Yonkers NY, US
Carrie E. Cox - Apex NC, US
Daniel J. Friedman - Sleepy Hollow NY, US
Joseph A. Iadanza - Hinesburg VT, US
Todd M. Rasmus - Cary NC, US
Assignee:
International Business Machines Corporation - Armonk NY
International Classification:
G05F 1/10
US Classification:
323272, 323282, 323288
Abstract:
Dual-loop voltage regulator circuits and methods in which a dual-loop voltage regulation framework is implemented with a first inner loop having a bang-bang voltage regulator to achieve nearly instantaneous response time, and a second outer loop, which is slower in operating speed than the first inner loop, to controllably adjust a trip point of the bang-bang voltage regulator to achieve high DC accuracy.
Joseph M Iadanza from Old Bethpage, NY, age ~53 Get Report