Inventors:
- Singapore, SG
Sowmya Hotha - Saratoga CA, US
Saurabh Shrivastava - Santa Clara CA, US
Chia-Hsin Chen - Santa Clara CA, US
International Classification:
G06F 1/3234
G06N 20/00
G06F 3/06
G06F 1/3287
G06F 1/08
Abstract:
A new approach contemplates systems and methods to support control of power consumption of a memory on a chip by throttling port access requests to the memory via a memory arbiter based on a one or more programmable parameters. The memory arbiter is configured to restrict the number of ports being used to access the memory at the same time to be less than the available ports of the memory, thereby enabling adaptive power control of the chip. Two port throttling schemes are enabled—strict port throttling, which throttles the number of ports granted for memory access to be no more than a user-configured maximum throttle port number, and leaky bucket port throttling, which throttles the number of ports granted for the memory access down to be within a range based on a number of credit tokens maintained in a credit register.